From Friday, April 19th (11:00 PM CDT) through Saturday, April 20th (2:00 PM CDT), 2024, ni.com will undergo system upgrades that may result in temporary service interruption.

We appreciate your patience as we improve our online experience.

Real-Time Measurement and Control

cancel
Showing results for 
Search instead for 
Did you mean: 

How to deal with "expected" timing errors compiling FPGA

I keep getting timing errors in "non-diagram" components for clock frequencies I don't use (eg 80 MHz, 320). I find it annoying but I know if I recompile enough they'll go away (this is the solution I got from NI tech support). Does anyone have any workflows or secret compile options to make these go away? I'm imagining some sort of "keep compiling until it works" script.😠

0 Kudos
Message 1 of 1
(639 Views)