From Friday, April 19th (11:00 PM CDT) through Saturday, April 20th (2:00 PM CDT), 2024, ni.com will undergo system upgrades that may result in temporary service interruption.

We appreciate your patience as we improve our online experience.

LabVIEW

cancel
Showing results for 
Search instead for 
Did you mean: 

Synchrophasor VI

Hello,

 

I'm trying to use the Synchrophasor VI in Labview FPGA but there's something about it I don't understand and since it looks to me to be partially encrypted, I was wondering if you can give me some explaination. In particular:

 

1)Why in the "resample VI" there is the need to specify the number samples per cycle and what does it change if I change this number?

2)Why do I need to set the nominal frequency of the signal if then the frequency of the signal is computed again?How this value affect the computations?

 

It looks to me that everything is set in order to make the input signal suited for this subVI(Phasor->LP 1.2-12). Why??


0 Kudos
Message 1 of 2
(2,705 Views)

Hi l3agoov,

 

did you try to take a look at this page? I think that's what you need to answer your questions:

 

Using the Align and Resample Express VI

http://digital.ni.com/public.nsf/allkb/3DADE9F3962FF89E86256D25005EBD48?OpenDocument

 

Hope it helps!

0 Kudos
Message 2 of 2
(2,567 Views)