From Friday, April 19th (11:00 PM CDT) through Saturday, April 20th (2:00 PM CDT), 2024, ni.com will undergo system upgrades that may result in temporary service interruption.

We appreciate your patience as we improve our online experience.

Counter/Timer

cancel
Showing results for 
Search instead for 
Did you mean: 

FPGA onboard clock stability

Solved!
Go to solution

Hi, 

 

I'm looking for details on onboard clock stability for cRIOs (mainly 9076). Datasheet does not tell much in this. So what kind of oscillator is used for the onboard (40MHz) clock generation, what accuracy does it have? Without this information I don't see how for example, generated signal timing accuracy can be determined.

 

Thank you

CLAD, LabView 2010-2015, RT, FPGA
0 Kudos
Message 1 of 4
(4,897 Views)
Have you looked at the Xlinx data sheet?
0 Kudos
Message 2 of 4
(4,851 Views)
Solution
Accepted by topic author saimot

Dear saimot,

 

for each clock of the target (the 40MHz onboard and some derived clocks - if the target permits and you created them) you can find its accuracy in the project explorer by right click on the desired clock and selecting properties. See attached picture. Is this the answer for your question?

 

B/R

 

accuracy.png

Jozef Lipták
Message 3 of 4
(4,815 Views)

Thanks for relpies,

 

Dennis, since Xilinx manufactures only the FPGA used in cRIO, they re datasheets describe just capabilities and some performance limits of the FPGA chip. Also even within the FPGA chip itself, different peripherals have diffetrent timing performance so the resullting  max clock, skew and other parameters are dependent on used resources for the particular application. However, the question I was interested in was the oscillator that NI uses to clock this FPGA (and other resources) in the cRIO.

 

Jozef, yes I was interested in these number. Chassis datasheet mention just the Internal Real-Time Clock with accuracy of 200ppm (35ppm at 25degC). Therefore I understand the clock that drives the FPGA Base Clock is a different one then the one which RT uses.

 

Best regards,

 

Tomas

CLAD, LabView 2010-2015, RT, FPGA
0 Kudos
Message 4 of 4
(4,775 Views)